# **GLF71311T** # Nano-Current Consumed I<sub>Q</sub>Smart<sup>™</sup> Load Switch with Slew Rate **Product Specification** #### DESCRIPTION The GLF71311T is an **ultra-thin**, ultra-efficiency, 2A rated, Load Switch with integrated slew rate control. The best in class efficiency makes it an ideal chose for use in IoT, mobile, and wearable electronics. The GLF71311T features ultra-efficient $I_QSmart^{TM}$ technology that supports the lowest quiescent current $(I_Q)$ and shutdown current $(I_{SD})$ in the industry. Low $I_Q$ and $I_{SD}$ solutions help designers to reduce parasitic leakage current, improve system efficiency, and increase battery lifetime. The GLF71311T integrated slew rate control can also enhance system reliability by mitigating bus voltage swings during switching events. Where uncontrolled switches can generate high inrush currents that result in voltage droop and/or bus reset events, the GLF slew rate control specifically limits inrush currents during turn-on to minimize voltage droop. GLF71311T Load Switch devices support an industry leading wide input voltage range and helps to improve operating life and system robustness. Furthermore, one device can be used in multiple voltage rail applications which helps to simplify inventory management and reduce operating cost. GLF71311T Load Switch device is small utilizing a wafer level chip scale package with 4 bumps in a 0.97 mm x 0.97 mm die size and a 0.5 mm bump pitch. GLF71311T is ultra-thin: 0.35 mm Typ, 0.4 mm Max. #### **FEATURES** Ultra-Low I<sub>Ω</sub>: 7 nA Typ @ 5.5 V<sub>IN</sub> Ultra-Low I<sub>SD</sub>: 28 nA Typ @ 5.5 V<sub>IN</sub> Low R<sub>ON</sub>: 31 mΩ Typ @ 5.5 V<sub>IN</sub> • I<sub>OUT</sub> Max: 2 A Wide Input Range: 1.1 V to 5.5 V 6 Vabs max Controlled Rise Time: 335 us at 3.3 V<sub>IN</sub> Internal EN Pull-Down Resistor Integrated Output Discharge Switch Ultra-Small: 0.97 mm x 0.97 mm • Ultra-Thin: 0.35 mm Typ., 0.4 mm Max. #### **APPLICATIONS** - Powered Credit Cards - Thin Mobile Devices & Wearables - Low Power Subsystems #### **PACKAGE** 0.97 mm x 0.97 mm x 0.35 mm WLCSP #### **APPLICATION DIAGRAM** #### **ALTERNATE DEVICE OPTIONS** | Part Number | Top Mark | R <sub>ON</sub><br>(Typ) at 5.5V | Output<br>Discharge | EN<br>Activity | Availability | | |-------------|----------|----------------------------------|---------------------|----------------|--------------|--| | GLF71310T | BA | 31 mΩ | No | High | On Request | | | GLF71311T | ВС | 31 mΩ | 85Ω | High | Released | | | GLF71312T | BD | 31 mΩ | No | Low | On Request | | | GLF71313T | BE | 31 mΩ | 85 Ω | Low | On Request | | Contact GLF for more information on alternate device delivery and availability. #### **FUNCTIONAL BLOCK DIAGRAM** Figure 1. Functional Block Diagram ## **PIN CONFIGURATION** #### PIN DEFINITION | Pin # | Name | Description | |-------|------|-------------------------------------| | A1 | Vouт | Switch Output | | A2 | VIN | Switch Input. Supply Voltage for IC | | B1 | GND | Ground | | B2 | EN | Enable to control the switch | Figure 2. 0.97 mm x 0.97 mm x 0.35 mm WLCSP # Nano-Current Consumed, IoSmart™ Load Switch with Slew Rate #### **ABSOLUTE MAXIMUM RATINGS** Stresses exceeding the absolute maximum ratings may damage the device. The device may not function or be operable above the recommended operating conditions; extended exposure to stresses above the recommended operating conditions may affect device reliability. The absolute maximum ratings are stress ratings only. | Symbol | Pa | Min. | Max. | Unit | | |------------------|---------------------------------------------|-------------------------------|------|------|-----| | VIN, VOUT, VEN | Each Pin Voltage Range to GND | -0.3 | 6 | V | | | I <sub>OUT</sub> | Maximum Continuous Switch Curre | nt | | 2 | Α | | PD | Power Dissipation at T <sub>A</sub> = 25 °C | | 1.2 | W | | | T <sub>STG</sub> | Storage Junction Temperature | -65 | 150 | °C | | | TA | Operating Temperature Range | -40 | 85 | °C | | | θЈА | Thermal Resistance, Junction to Am | | 85 | °C/W | | | ESD | Floatrootatic Discharge Canability | Human Body Model, JESD22-A114 | 6 | | 14/ | | ESD | Electrostatic Discharge Capability | 2 | | kV | | #### RECOMMENDED OPERATING CONDITIONS | Symbol | Parameter | Min. | Max. | Unit | |-----------------|-------------------------------|------|------|------| | V <sub>IN</sub> | Supply Voltage | 1.1 | 5.5 | V | | TA | Ambient Operating Temperature | -40 | +85 | °C | # Nano-Current Consumed, I<sub>Q</sub>Smart<sup>™</sup> Load Switch with Slew Rate #### **ELECTRICAL CHARACTERISTICS** Values are at $V_{\text{IN}}$ = 3.3 V and $T_{\text{A}}$ = 25 °C unless otherwise noted. | Symbol | Parameter | Conditions | | | Тур. | Max. | Units | | |-------------------|---------------------------------------------|------------------------------------------------------------------------|---------------------------------|-----|------|------|-------|--| | Basic Op | eration | | | | | | | | | $V_{\text{IN}}$ | Supply Voltage | | | 1.1 | | 5.5 | V | | | 1 Out + Our + (1) | | EN = Enable, I <sub>OUT</sub> =0 mA, V <sub>IN</sub> = V <sub>E</sub> | | 7 | 70 | | | | | lq | Quiescent Current (1) | EN= Enable, I <sub>OUT</sub> =0 mA, V <sub>IN</sub> =V <sub>EN</sub> = | =5.5 V, Ta=85 °C <sup>(5)</sup> | | 12 | | nA | | | | | EN = Disable, I <sub>OUT</sub> =0 mA, V <sub>IN</sub> =1.1 | V | | 5 | | | | | | | EN = Disable, I <sub>OUT</sub> =0 mA, V <sub>IN</sub> =1.8 | V | | 6 | | | | | | | EN = Disable, I <sub>OUT</sub> =0 mA, V <sub>IN</sub> =3.3 | V | | 9 | 35 | nA | | | I <sub>SD</sub> | Shut Down Current | EN = Disable, I <sub>OUT</sub> =0 mA, V <sub>IN</sub> =4.5 | V | | 13 | | | | | | | EN = Disable, I <sub>OUT</sub> =0 mA, V <sub>IN</sub> =5.5 | V | | 28 | 100 | 1 | | | | | EN = Disable, I <sub>OUT</sub> =0 mA, V <sub>IN</sub> =5.5 | V, Ta=55 °C (5) | | 0.2 | | _ | | | | | EN = Disable, I <sub>OUT</sub> =0 mA, V <sub>IN</sub> =5.5 | V, Ta=85 °C (5) | | 1 | | - uA | | | | On-Resistance | | Ta=25 °C | | 31 | 34 | | | | | | V <sub>IN</sub> =5.5V, I <sub>OUT</sub> = 500mA | Ta=85 °C (5) | | 36 | | _ | | | _ | | V <sub>IN</sub> =3.3V, I <sub>OUT</sub> = 500mA | Ta=25 °C | | 36 | 41 | 1 | | | R <sub>ON</sub> | | | Ta=85 °C (5) | | 43 | | mΩ | | | | | V <sub>IN</sub> =1.8V, I <sub>OUT</sub> = 300mA | Ta=25 °C | | 52 | | | | | | | V <sub>IN</sub> =1.1V, I <sub>OUT</sub> = 100mA | Ta=25 °C | | 95 | | | | | R <sub>DSC</sub> | Output Discharge<br>Resistance | E <sub>N</sub> =Low, I <sub>FORCE</sub> = 10mA | EDF | 70 | 85 | 100 | Ω | | | \/ | EN Input Logic High | V <sub>IN</sub> =1.1 V - 1.8 V | | 0.9 | | | V | | | ViH | Voltage | V <sub>IN</sub> =1.8 V - 5.5 V | | | | | V | | | \ <u>'</u> | EN Input Logic Low | V <sub>IN</sub> =1.1 V - 1.8 V | | | | 0.3 | V | | | $V_{IL}$ | Voltage | V <sub>IN</sub> =1.8 V - 5.5 V | | | | 0.4 | V | | | Ren | EN pull down resistance | Internal Resistance | | | 9.5 | | ΜΩ | | | I <sub>EN</sub> | EN Current | E <sub>N</sub> =5.5 V | | | | 1.0 | μA | | | Switching | Characteristics | | | | | | | | | t <sub>dON</sub> | Turn-On Delay(2) | | | | 210 | | | | | t <sub>R</sub> | V <sub>OUT</sub> Rise Time <sup>(2)</sup> | | | | 335 | | | | | t <sub>dON</sub> | Turn-On Delay <sup>(2,5)</sup> | R <sub>L</sub> =500 Ω, C <sub>OUT</sub> =0.1 μF | | | 220 | | 1 | | | t <sub>R</sub> | V <sub>OUT</sub> Rise Time <sup>(2,5)</sup> | | | | 330 | | – μs | | | t <sub>dOFF</sub> | Turn-Off Delay(3,4,5) | R <sub>L</sub> =10 Ω, C <sub>OUT</sub> =0.1 μF | | | 0.38 | | | | | tϝ | Vout Fall Time(3,4,5) | | | | 1.3 | | | | | t <sub>dOFF</sub> | Turn-Off Delay(3,4,5) | D 500 O O 04 :: 5 | | | 0.9 | | 1 | | | t⊧ | Vout Fall Time(3,4,5) | R <sub>L</sub> =500 Ω, C <sub>OUT</sub> =0.1 μF | | | 16 | | 1 | | Notes: - 1. $I_Q$ does NOT include Enable pull down current through the pull down resistor $R_{PD}$ . - 2. $t_{ON} = t_{dON} + t_R$ - 3. $t_{OFF} = t_{dOFF} + t_F$ - Output discharge path is enabled during off. By design; characterized, not production tested. #### **TIMING DIAGRAM** Figure 2. Timing Diagram #### TYPICAL PERFORMANCE CHARACTERISTICS Figure 4. On-Resistance vs. Input Voltage Figure 6. Quiescent Current vs. Input Voltage Figure 3. Shut Down Current vs. Input Voltage Figure 5. On-Resistance vs. Temperature Figure 7. Quiescent Current vs. Temperature Figure 4. Shut Down Current vs. Temperature Figure 5. EN Input Logic High Threshold Figure 7. EN Input Logic Low Threshold Figure 9. VOUT Rise Time vs. Temperature Figure 6. EN Input Logic High Threshold Vs. Temperature Figure 8. EN Input Logic Low Threshold Vs. Temperature Figure 10. Turn-On Delay Time vs. Temperature # Nano-Current Consumed, IoSmart<sup>™</sup> Load Switch with Slew Rate Figure 11. Turn-On Response $\label{eq:Vin=3.3} V_{iN} = 1.0~uF,~C_{out} = 0.1~uF,~R_L = 10~\Omega$ Figure 12. Turn-On Response $\label{eq:Vin=3.3} V, \, C_{\text{IN}=1.0} \; uF, \, C_{\text{OUT}=0.1} \; uF, \, R_{\text{L}=500} \; \Omega$ Figure 13. Turn-Off Response, Output Discharge $V_{IN}$ =3.3 V, $C_{IN}$ =1.0 uF, $C_{OUT}$ =0.1 uF, $R_L$ =10 $\Omega$ Figure 14. Turn-Off Response, Output Discharge $V_{IN}=3.3 \text{ V}$ , $C_{IN}=1.0 \text{ uF}$ , $C_{OUT}=0.1 \text{ uF}$ , $R_L=500 \Omega$ # **GLF71311T** #### Nano-Current Consumed, IoSmart<sup>™</sup> Load Switch with Slew Rate #### APPLICATION INFORMATION The GLF7131xT family of devices are integrated 2 A, Ultra-Efficient I<sub>Q</sub>Smart<sup>™</sup> Load Switch devices with a fixed slew rate control to limit the inrush current during turn on. Each device is capable of operating over a wide input range from 1.1 V to 5.5V with very low on-resistance to reduce conduction loss. In the off state, these devices consume very low leakage current to avoid unwanted standby current and save limited input power. The package is a 0.97 mm x 0.97 mm x 0.35 mm wafer level chip scale package, saving space in compact applications. It is constructed using 4 bumps, with a 0.5 mm pitch for manufacturability. #### **Input Capacitor** The GLF7131xT family of devices do not require an input capacitor. However, to reduce the voltage drop on the input power rail caused by transient inrush current at start-up, a 0.1uF capacitor is recommended to be placed close to the V<sub>IN</sub> pin. A higher input capacitor value can be used to further attenuate the input voltage drop. #### **Output Capacitor** The GLF7131xT family of devices do not require an output capacitor. However, use of an output capacitor is recommended to mitigate voltage undershoot on the output pin when the switch is turning off. Undershoot can be caused by parasitic inductance from board traces or intentional load inductances. If load inductances do exist, use of an output capacitor can improve output voltage stability and system reliability. The C<sub>OUT</sub> capacitor should be spaced close to the VOUT and GND pins. #### **EN** pin The GLF71310T and GLF71311T can be activated by forcing EN pin high level and GLF71312T and GLF71313T by EN pin low level. Note that the EN pin has an internal pull-down or pull-up resistor to help pull the main switch to a known "off state" when no EN signal is applied from an external controller. ### **Output Discharge Function** The GLF71311T and GLF71313T have an internal discharge N-channel FET switch on the VOUT pin. When EN signal turns the main power FET to an off state, the N-channel switch turns on to discharge an output capacitor quickly. #### **Board Layout** All traces should be as short as possible to minimize parasitic inductance effects. Wide traces for VIN, VOUT, and GND will help reduce signal degradation and parasitic effects during dynamic operation as well as improve the thermal performance at high load current. #### **PACKAGE OUTLINE** | Dimensional Ref. | | | | | | | | | | |------------------|-----------|---------|--------|--|--|--|--|--|--| | REF. | Min. | Nom. | Max. | | | | | | | | Α | 0.300 | | | | | | | | | | Α1 | 0.075 | 0.100 | 0.125 | | | | | | | | Α2 | 0.225 | 0.250 | 0.275 | | | | | | | | D | 0.955 | 0.970 | 0.985 | | | | | | | | Ε | 0.955 | 0.970 | 0.985 | | | | | | | | D1 | 0.450 | 0.500 | 0.550 | | | | | | | | E1 | 0.450 | 0.500 | 0.550 | | | | | | | | Ь | 0.200 | 0.250 | 0.300 | | | | | | | | е | 0 | .500 BS | C | | | | | | | | SD | 0 | .250 BS | C | | | | | | | | SE | 0 | .250 BS | C | | | | | | | | To | ol. of Fo | rm&Pos | sition | | | | | | | | ааа | 0.10 | | | | | | | | | | ррр | 0.10 | | | | | | | | | | ccc | 0.05 | | | | | | | | | | ddd | | 0.05 | | | | | | | | # Notes - 1. ALL DIMENSIONS ARE IN MILLIMETERS (ANGLES IN DEGREES). - 2. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M-1994. #### TAPE AND REEL INFORMATION #### **REEL DIMENSIONS** #### **QUADRANT ASSIGNMENTS PIN 1 ORIENTATION TAPE** #### TAPE DIMENSIONS | Device | Package | Pins | SPQ | Reel Diameter(mm) | Reel<br>Width W1 | Α0 | В0 | K0 | Р | w | Pin1 | |-----------|---------|------|------|-------------------|------------------|------|------|------|---|---|------| | GLF71310T | WLCSP | 4 | 3000 | 180 | 9 | 1.07 | 1.07 | 0.68 | 4 | 8 | Q1 | | GLF71311T | WLCSP | 4 | 3000 | 180 | 9 | 1.07 | 1.07 | 0.68 | 4 | 8 | Q1 | | GLF71312T | WLCSP | 4 | 3000 | 180 | 9 | 1.07 | 1.07 | 0.68 | 4 | 8 | Q1 | | GLF71313T | WLCSP | 4 | 3000 | 180 | 9 | 1.07 | 1.07 | 0.68 | 4 | 8 | Q1 | #### Remark: - A0: Dimension designed to accommodate the component width - B0: Dimension designed to accommodate the component length - C0: Dimension designed to accommodate the component thickness - W: Overall width of the carrier tape - P: Pitch between successive cavity centers # **GLF71311T** #### **SPECIFICATION DEFINITIONS** | Document<br>Type | Meaning | Product Status | |------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------| | Target<br>Specification | This is a target specification intended to support exploration and discussion of critical needs for a proposed or target device. Spec limits including typical, minimum, and maximum values are desired, or target, limits. GLF reserves the right to change limits at any time without warning or notification. A target specification in no way guarantees future production of the device in question. | Design /<br>Development | | Preliminary<br>Specification | This is a preliminary version of a product specification. The specification is still under internal review and subject to change. GLF reserves the right to change the specification at any time without warning or notification. A preliminary specification in no way guarantees future production of the device in question. | Qualification | | Product<br>Specification | This document represents the anticipated production performance characteristics of the device. | Production | #### **DISCLAIMERS** Information in this document is believed to be accurate and reliable, however GLF assumes no liability for errors or omissions. Device performance may be impacted by testing methods and application use cases. Users are responsible to independently evaluate the applicability, usability, and suitability of GLF devices in their application. In no case will GLF be liable for incidental, indirect, or consequential damages associated with the use, mis-use, or sale of its product. Customers are wholly responsible to assure GLF devices meet their system level and end product requirements. GLF retains the right to change the information provided in this data sheet without notice.